Part Number Hot Search : 
00022 24A15 24A15 1N5346B KIC6983T 2SK2883 4067BE TLP16
Product Description
Full Text Search
 

To Download ISL28133ISENS-EV1Z Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Single Micropower, Chopper Stabilized, RRIO Operational Amplifier
ISL28133
The ISL28133 is a single micropower, chopper stabilized operational amplifier that is optimized for single supply operation from 1.65V to 5.5V. Its low supply current of 18A and wide input range enable the ISL28133 to be an excellent general purpose op amp for a range of applications. The ISL28133 is ideal for handheld devices that operates off 2 AA or single Li-ion batteries. The ISL28133 is available in the 5 Ld SOT-23, the 5 Ld SC70 and the 6 Ld 1.6mmx1.6mm TDFN packages. All devices operates over the extended temperature range of -40C to +125C.
ISL28133
Features
* Low Input Offset Voltage . . . . . . . . . . . 8V, Max. * Low Offset TC . . . . . . . . . . . . . 0.075V/C, Max * Input Bias Current . . . . . . . . . . . . . 300pA, Max. * Quiescent Current . . . . . . . . . . . . . . . 18A, Typ. * Wide Supply Range. . . . . . . . . . . . 1.65V to 5.5V * Low Noise (0.01Hz to 10Hz) . . . . . . . 1.1VP-P, Typ. * Rail-to-Rail Inputs and Output * Operating Temperature Range . . -40C to +125C
Applications*(see page 17)
* Bidirectional Current Sense * Temperature Measurement * Medical Equipment * Electronic Weigh Scales
Related Literature
* AN1480 "ISL28133ISENS-EV1Z Evaluation Board Users Guide" * AN1499 "ISL28133EVAL1Z High Gain Evaluation Board User's Guide"
Typical Application
I-SENSE+ VS 1.65V TO +5.5V VREF
VOS vs Temperature
10 8 6 VOS (V) 4 2 0 -2 -4 GND -6 -40 -20 0 20 40 MIN 60 80 100 120 MEDIAN MAX N = 67
4.99k
3
0.1 4.99k
+ V+ 1 ISL28133 4 V-
5
499k VSENSE OUT
2
499k
I-SENSE-
TEMPERATURE (C)
BIDIRECTIONAL CURRENT SENSE AMPLIFIER
August 12, 2010 FN6560.3
1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright Intersil Americas Inc. 2009, 2010. All Rights Reserved All other trademarks mentioned are the property of their respective owners.
ISL28133
Block Diagram
V+ + IN+ + MAIN AMPLIFIER
5kHz CROSSOVER FILTER VOUT
IN-
CLOCK GEN + DRIVERS
V-
Ordering Information
PART NUMBER ISL28133FHZ-T7 (Notes 1, 2) ISL28133FEZ-T7 (Notes 1, 2) ISL28133FRUZ-T7 (Notes 1, 3) ISL28133ISENS-EV1Z ISL28133EVAL1Z NOTES: 1. Please refer to TB347 for details on reel specifications. 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pbfree requirements of IPC/JEDEC J STD-020. 3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and NiPdAu plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. 4. For Moisture Sensitivity Level (MSL), please see device information page for ISL28133. For more information on MSL please see techbrief TB363. PART MARKING BCFA BHA T8 Evaluation Board Evaluation Board PACKAGE (Pb-Free) 5 Ld SOT-23 5 Ld SC70 6 Ld TDFN PKG. DWG. # MDP0038 P5.049 L6.1.6x1.6
2
FN6560.3 August 12, 2010
ISL28133
Pin Configuration
ISL28133 (5 LD SOT-23) TOP VIEW
OUT VIN+ 1 2 3 5 V+ IN+ V4 ININ-
ISL28133 (5 LD SC-70) TOP VIEW
1 + 4 OUT V+ + IN+ + CLOCK GEN + DRIVERS VCircuit 1 V+ OUT VCircuit 2
FN6560.3 August 12, 2010
5
V+
+-
2 3
ISL28133 (6 LD TDFN) TOP VIEW
OUT 1 V- 2 IN - 3 -+ 6 V+ 5 NC 4 IN +
Pin Descriptions
ISL28133 (5 Ld SOT23) 3 ISL28133 (5 Ld SC70) 1 ISL28133 (6 Ld TDFN) 4 PIN NAME IN+ FUNCTION Non-inverting input EQUIVALENT CIRCUIT
IN-
2 4 1
2 3 4
2 3 1
VINOUT
Negative supply Inverting input Output (See Circuit 1)
5
5
6 5
V+ NC
Positive supply Not Connected - This pin is not electrically connected internally.
3
ISL28133
Absolute Maximum Ratings
Max Supply Voltage V+ to V- . . . Max Voltage VIN to GND . . . . . . Max Input Differential Voltage . . Max Input Current . . . . . . . . . . Max Voltage VOUT to GND (10s) ESD Rating Human Body Model . . . . . . . . Machine Model . . . . . . . . . . . Charged Device Model . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6.5V . -0.5V to 6.5V . . . . . . . 6.5V . . . . . . 20mA . . . . . . . 6.5V
Thermal Information
Thermal Resistance (Typical) JA (C/W) 5 Ld SOT-23 (Notes 5) . . . . . . . . . . . . . . . . 225 5 Ld SC70 (Notes 5) . . . . . . . . . . . . . . . . . 206 6 Ld TDFN (Notes 5) . . . . . . . . . . . . . . . . 240 Maximum Storage Temperature Range . . -65C to +150C Pb-Free Reflow Profile. . . . . . . . . . . . . . . . .see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp
. . . . . . . . . . . . . . 3000V . . . . . . . . . . . . . . . 200V . . . . . . . . . . . . . . 1500V
Operating Conditions
Temperature Range . . . . . . . . . . . . . . . -40C to +125C Maximum Junction Temperature . . . . . . . . . . . . . . 140C
CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.
NOTE: 5. JA is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
Electrical Specifications V+ = 5V, V- = 0V, VCM = 2.5V, TA = +25C, RL = Open, unless otherwise specified. Boldface
limits apply over the operating temperature range, -40C to +125C. CONDITIONS MIN (Note 6) TYP PARAMETER DC SPECIFICATIONS VOS Input Offset Voltage -8 -15.5 TCVOS IOS IB Input Offset Voltage Temperature Coefficient Input Offset Current Input Bias Current -300 -600 Common Mode Input Voltage Range CMRR Common Mode Rejection Ratio V+ = 5.0V, V- = GND VCM = -0.1V to 5.0V -0.1 118 115 PSRR Power Supply Rejection Ratio Vs = 2V to 5.5V 110 110 VOH VOL AOL V+ IS Output Voltage Swing, High Output Voltage Swing, Low Open Loop Gain Supply Voltage Supply Current RL = 10k RL = 10k RL = 1M (Note 7) RL = OPEN 1.65 18 4.965 4.981 18 174 5.5 25 35 ISC+ ISCOutput Source Short Circuit Current RL = Short to ground or V+ Output Sink Short Circuit Current 13 -26 17 -19 26 -13 35 138 125 0.02 -60 30 300 600 5.1 2 8 15.5 0.075 V V V/C pA pA pA V dB dB dB dB V mV dB V A A mA mA DESCRIPTION MAX (Note 6) UNIT
AC SPECIFICATIONS GBWP eN VP-P Gain Bandwidth Product f = 50kHz Peak-to-Peak Input Noise Voltage AV = 100, RF = 100k, RG = 1k, RL = 10k to VCM f = 0.01Hz to 10Hz 400 1.1 kHz VP-P
4
FN6560.3 August 12, 2010
ISL28133
Electrical Specifications V+ = 5V, V- = 0V, VCM = 2.5V, TA = +25C, RL = Open, unless otherwise specified. Boldface
limits apply over the operating temperature range, -40C to +125C. (Continued) CONDITIONS f = 1kHz f = 1kHz f = 10Hz Cin Differential Input Capacitance Common Mode Input Capacitance TRANSIENT RESPONSE SR Positive Slew Rate Negative Slew Rate tr, tf, Small Signal Rise Time, tr 10% to 90% Fall Time, tf 10% to 90% tr, tf Large Signal Rise Time, tr 10% to 90% Fall Time, tf 10% to 90% ts NOTES: 6. Parameters with MIN and/or MAX limits are 100% tested at +25C, unless otherwise specified. Temperature limits established by characterization and are not production tested. 7. Parts are 100% tested with a minimum operating voltage of 1.65V to a VOS limit of 15V. Settling Time to 0.1%, 2VP-P Step AV = +1, VOUT = 0.1VP-P, RF = 0, RL = 10k, CL = 1.2pF AV = +1, VOUT = 2VP-P, RF = 0, RL = 10k, CL = 1.2pF AV = +1, RF = 0, RL = 10k, CL = 1.2pF VOUT = 1V to 4V, RL = 10k 0.2 0.1 1.1 1.1 8 10 35 V/s V/s s s s s s f = 1MHz MIN (Note 6) TYP 65 72 79 1.6 1.12 MAX (Note 6) PARAMETER eN iN DESCRIPTION Input Noise Voltage Density Input Noise Current Density UNIT nV/(Hz) fA/(Hz) fA/(Hz) pF pF
Typical Performance Curves
3.5 N = 67 AVERAGE VOS (V) 3.0 2.5 +25C -40C
V+ = 5V, V- = 0V, VCM = 2.5V, RL = Open.
8 6 4 2 VOS (V) 0 -2 -4 -6 -8 -10 -12 -40 MIN
MAX MEDIAN
N = 67
2.0 1.5 1.0 0.5 125C 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5
SUPPLY VOLTAGE (V)
-20
0
20
40
60
80
100
120
TEMPERATURE (C)
FIGURE 1. AVERAGE INPUT OFFSET VOLTAGE vs SUPPLY VOLTAGE
FIGURE 2. VOS vs TEMPERATURE, VS = 1.0V, VIN = 0V, RL = INF
5
FN6560.3 August 12, 2010
ISL28133
Typical Performance Curves
10 8 6 VOS (V) 4 2 0 -2 -4 -6 -40 -20 0 20 40 MIN 60 80 100 120 MEDIAN MAX N = 67
V+ = 5V, V- = 0V, VCM = 2.5V, RL = Open. (Continued)
200 N = 12 150 IBIAS IN+(pA) +125C 100 50 0 -40C -40C -50 1.5 2.0 2.5 3.0 +25C 3.5 4.0 4.5 5.0 5.5
+100C +75C
TEMPERATURE (C)
SUPPLY VOLTAGE (V)
FIGURE 3. VOS vs TEMPERATURE, VS = 2.5V, VIN = 0V, RL = INF
FIGURE 4. IB+ vs SUPPLY VOLTAGE vs TEMPERATURE
250 200 IBIAS IN- (pA) 150 100 50 0 -50 1.5 -40C +25C +100C +75C N = 12 AVERAGE IOS (pA) +125C
10 0 -10 -20 -30 -40 -50 -60 -70 5.0 5.5 -80 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 +125C -40C +25C N = 67
2.0
2.5
3.0
3.5
4.0
4.5
SUPPLY VOLTAGE (V)
SUPPLY VOLTAGE (V)
FIGURE 5. IB- vs SUPPLY VOLTAGE vs TEMPERATURE
FIGURE 6. IOS vs SUPPLY VOLTAGE vs TEMPERATURE
AVERAGE SUPPLY CURRENT (A)
25 24 23 22 21 20 19 18 17 16 2.0 2.5 3.0 3.5 4.0 4.5 +25C -40C +125C
28 N = 67 SUPPLY CURRENT (A) 26 24 22 20 18 16 14 -40 -20 0 20 40 60 80 100 120 MEDIAN MIN N = 67 MAX
5.0
5.5
SUPPLY VOLTAGE (V)
TEMPERATURE (C)
FIGURE 7. AVERAGE SUPPLY CURRENT vs SUPPLY VOLTAGE
FIGURE 8. MIN/MAX SUPPLY CURRENT vs TEMPERATURE, VS = 0.8V, VIN = 0V, RL = INF
6
FN6560.3 August 12, 2010
ISL28133
Typical Performance Curves
30 SUPPLY CURRENT (A) 28 26 24 22 20 18 16 14 -40 -20 0 20 40 60 80 100 120 MIN MEDIAN N = 67 MAX
V+ = 5V, V- = 0V, VCM = 2.5V, RL = Open. (Continued)
800 INPUT NOISE VOLTAGE (nV) 600 400 200 0 -200 -400 -600 0 V+ = 5V RL = 100k CL = 3.7pF Rg = 10, Rf = 100k AV = 10,000 10 20 30 40 50 TIME (s)
60
70
80
90
100
TEMPERATURE (C)
FIGURE 9. MIN/MAX SUPPLY CURRENT vs TEMPERATURE, VS = 2.5V, VIN = 0V, RL = INF
FIGURE 10. INPUT NOISE VOLTAGE 0.01Hz TO 10Hz
INPUT NOISE VOLTAGE (nV/Hz)
V+ = 5V AV = 1
INPUT NOISE CURRENT (pA/Hz)
1000
1.0 V+ = 5V AV = 1
100
0.1
10 0.001 0.01
0.1
1
10
100
1k
10k
100k
0.01 0.001 0.01
0.1
1
10
100
1k
10k
100k
FREQUENCY (Hz)
FREQUENCY (Hz)
FIGURE 11. INPUT NOISE VOLTAGE DENSITY vs FREQUENCY
FIGURE 12. INPUT NOISE CURRENT DENSITY vs FREQUENCY
OPEN LOOP GAIN (dB)/PHASE ()
OPEN LOOP GAIN (dB)/PHASE ()
200 150 PHASE 100 50 0 -50 RL = 10k CL = 100pF SIMULATION GAIN
200 150 100 50 0 -50 RL = 10M CL = 100pF SIMULATION GAIN PHASE
-100 0.1m 1m 10m 100m 1 10 100 1k 10k 100k 1M 10M FREQUENCY (Hz)
-100 0.1m 1m 10m 100m 1 10 100 1k 10k 100k 1M 10M FREQUENCY (Hz)
FIGURE 13. FREQUENCY RESPONSE vs OPEN LOOP GAIN, RL = 10k
FIGURE 14. FREQUENCY RESPONSE vs OPEN LOOP GAIN, RL = 10M
7
FN6560.3 August 12, 2010
ISL28133
Typical Performance Curves
2 NORMALIZED GAIN (dB) 1 0 -1 -2 -3 -4 -5 -6 -7 V+ = 1.6V CL = 3.7pF AV = +1 VOUT = 10mVP-P 1k 10k 100k 1M 10M RL = 1k RL = 10k RL = 49.9k RL = 100k RL = OPEN
V+ = 5V, V- = 0V, VCM = 2.5V, RL = Open. (Continued)
2 NORMALIZED GAIN (dB) 1 0 -1 -2 -3 -4 -5 -6 -7 V+ = 5V CL = 3.7pF AV = +1 VOUT = 10mVP-P 1k 10k 100k 1M 10M RL = 1k RL = 10k RL = 49.9k RL = OPEN RL = 100k
-8 100
-8 100
FREQUENCY (Hz)
FREQUENCY (Hz)
FIGURE 15. GAIN vs FREQUENCY vs RL, VS = 1.6V
FIGURE 16. GAIN vs FREQUENCY vs RL, VS = 5V
10 NORMALIZED GAIN (dB) NORMALIZED GAIN (dB) 9 8 7 6 5 4 3 2 1 V+ = 5V RL = 100k CL = 3.7pF AV = +2 VOUT = 10mVP-P 1k 10k 100k FREQUENCY (Hz) 1M Rf = Rg = 1k Rf = Rg = 100k Rf = Rg = 10k
1 0 -1 -2 -3 -4 -5 -6 V+ = 5V RL = OPEN -7 CL = 3.7pF -8 AV = +1 -9 1k 100 VOUT = 1V VOUT = 500mV VOUT = 250mV VOUT = 100mV VOUT = 10mV
0 100
10k
100k
1M
10M
FREQUENCY (Hz)
FIGURE 17. GAIN vs FREQUENCY vs FEEDBACK RESISTOR VALUES Rf/Rg
FIGURE 18. GAIN vs FREQUENCY vs VOUT, RL = OPEN
70 NORMALIZED GAIN (dB) 60 50 GAIN (dB) 40 30 20 10 0 AV = 10 Rg = 10k, Rf = 100k AV = 1 Rg = OPEN, Rf = 0 100 1k 10k 100k FREQUENCY (Hz) 1M 10M AV = 100 Rg = 1k, Rf = 100k V+ = 5V CL = 3.7pF RL = 100k VOUT = 10mVP-P AV = 1000 Rg = 100, Rf = 100k
1 0 -1 -2 -3 -4 -5 -6 -7 -8 RL = 100k CL = 3.7pF AV = +1 VOUT = 10mVP-P 1k 10k 100k 1M 10M V+ = 1.2V V+ = 1.6V V+ = 3.0V V+ = 5.5V
-10 10
-9 100
FREQUENCY (Hz)
FIGURE 19. FREQUENCY RESPONSE vs CLOSED LOOP GAIN
FIGURE 20. GAIN vs FREQUENCY vs SUPPLY VOLTAGE
8
FN6560.3 August 12, 2010
ISL28133
Typical Performance Curves
8 NORMALIZED GAIN (dB) 6 4 2 0 -2 -4 V+ = 5V CL = 104pF -6 RL = 100k CL = 51pF AV = +1 -8 V OUT = 10mVP-P CL = 3.7pF 1k 10k 100k FREQUENCY (Hz) 1M 10M CL = 824pF CL = 474pF CL = 224pF
V+ = 5V, V- = 0V, VCM = 2.5V, RL = Open. (Continued)
10 0 -10 -20 CMRR (dB) -30 -40 -50 -60 -70 -80 -90 -100 10 100 1k 10k V+ = 5V RL = 100k CL = 16.3pF AV = +1 VCM = 1VP-P 100k 1M 10M
-10 100
FREQUENCY (Hz)
FIGURE 21. GAIN vs FREQUENCY vs CL
FIGURE 22. CMRR vs FREQUENCY, VS = 5V
0 -10 -20 CMRR (dB) -30 PSRR (dB) -40 -50 -60 -70 -80 -90 -100 10 100 PSRR1k 10k PSRR+ V+ = 5V RL = 100k CL = 16.3pF AV = +1 VCM = 1VP-P 100k 1M 10M
10 0 -10 -20 -30 -40 -50 -60 -70 -80 -90 -100 10 100 1k 10k V+ =1.6V RL = 100k CL = 16.3pF AV = +1 VCM = 1VP-P 100k 1M 10M
FREQUENCY (Hz)
FREQUENCY (Hz)
FIGURE 23. PSRR vs FREQUENCY, VS = 5V
FIGURE 24. CMRR vs FREQUENCY, VS = 1.6V
0 -10 -20 PSRR (dB) CMRR (dB) -30 -40 -50 -60 -70 -80 -90 -100 10 100 1k 10k PSRRPSRR+ V+ = 1.6V RL = 100k CL = 16.3pF AV = +1 VCM = 1VP-P 100k 1M 10M
200 N = 67 180 MAX 160 140 120 100 80 -40 MIN MEDIAN
-20
0
20
40
60
80
100
120
FREQUENCY (Hz)
TEMPERATURE (C)
FIGURE 25. PSRR vs FREQUENCY, VS = 1.6V
FIGURE 26. CMRR vs TEMPERATURE, VCM = -2.5V TO +2.5V, V+ = 2.5V
9
FN6560.3 August 12, 2010
ISL28133
Typical Performance Curves
155 145 135 PSRR (dB) 125 115 105 95 85 75 -40 -20 0 20 40 60 80 100 120 MIN MEDIAN N = 67 MAX
V+ = 5V, V- = 0V, VCM = 2.5V, RL = Open. (Continued)
5.0 4.5 4.0 LARGE SIGNAL (V) 3.5 3.0 2.5 2.0 1.5 1.0 0.5 0 0 50 100 150 200 250 300 350 400 V+ = 5V RL = 100k CL = 3.7pF AV = 1 VOUT = 4VP-P
TEMPERATURE (C)
TIME (s)
FIGURE 27. PSRR vs TEMPERATURE, V+ = 2V TO 5.5V
FIGURE 28. LARGE SIGNAL STEP RESPONSE (4V)
1.2 1.0 0.8 0.6 0.4 0.2 0 0 10 20 30 40 50 60 70 80 90 100 V+ = 5V RL = 100k CL = 3.7pF AV = 1 VOUT = 1VP-P
0.14 0.12 SMALL SIGNAL (V) 0.10 0.08 0.06 0.04 0.02 0 0 5 10 V+ = 5V RL = 100k CL = 3.7pF AV = 1 VOUT = 100mVP-P 15 20 25 30 35 40
LARGE SIGNAL (V)
TIME (s)
TIME (s)
FIGURE 29. LARGE SIGNAL STEP RESPONSE (1V)
FIGURE 30. SMALL SIGNAL STEP RESPONSE (100mV)
4.986 4.984 4.982 VOUT (V) 4.980 4.978 4.976 4.974 4.972 -40 -20 0 20 40 60 80 100 120 MEDIAN MIN N = 67 MAX
0.024 0.023 0.022
VOUT (V)
N = 67 MAX
0.021 0.020 0.019 0.018 0.017 0.016 -40 -20 0 20 40 60 80 100 120 MIN MEDIAN
TEMPERATURE (C)
TEMPERATURE (C)
FIGURE 31. VOUT HIGH vs TEMPERATURE, RL = 10k, VS +-2.5V
FIGURE 32. VOUT LOW vs TEMPERATURE, RL = 10k, VS +-2.5V
n
10
FN6560.3 August 12, 2010
ISL28133
Applications Information
Functional Description
The ISL28133 uses a proprietary chopper-stabilized architecture shown in the "Block Diagram" on page 2. The ISL28133 combines a 400kHz main amplifier with a very high open loop gain (174dB) chopper stabilized amplifier to achieve very low offset voltage and drift (2V, 0.02V/C typical) while consuming only 18A of supply current per channel. This multi-path amplifier architecture contains a time continuous main amplifier whose input DC offset is corrected by a parallel-connected, high gain chopper stabilized DC correction amplifier operating at 100kHz. From DC to ~5kHz, both amplifiers are active with DC offset correction and most of the low frequency gain is provided by the chopper amplifier. A 5kHz crossover filter cuts off the low frequency amplifier path leaving the main amplifier active out to the 400kHz gain-bandwidth product of the device. The key benefits of this architecture for precision applications are very high open loop gain, very low DC offset, and low 1/f noise. The noise is virtually flat across the frequency range from a few mHz out to 100kHz, except for the narrow noise peak at the amplifier crossover frequency (5kHz).
Layout Guidelines for High Impedance Inputs
To achieve the maximum performance of the high input impedance and low offset voltage of the ISL28133 amplifiers, care should be taken in the circuit board layout. The PC board surface must remain clean and free of moisture to avoid leakage currents between adjacent traces. Surface coating of the circuit board will reduce surface moisture and provide a humidity barrier, reducing parasitic resistance on the board.
High Gain, Precision DC-Coupled Amplifier
The circuit in Figure 34 implements a single-stage, 10kV/V DC-coupled amplifier with an input DC sensitivity of under 100nV that is only possible using a low VOS amplifier with high open loop gain. This circuit is practical down to 1.8V due to it's rail-to-rail input and output capability. Standard high gain DC amplifiers operating from low voltage supplies are not practical at these high gains using typical low offset precision op amps because the input offset voltage and temperature coefficient consume most of the available output voltage swing. For example, a typical precision amplifier in a gain of 10kV/V with a 100V VOS and a temperature coefficient of 0.5V/C would produce a DC error at the output of >1V with an additional 5mVC of temperature dependent error. At 3V, this DC error consumes > 30% of the total supply voltage, making it impractical to measure sub-microvolt low frequency signals. The 8V max VOS and 0.075V/C of the ISL28133 produces a temperature stable maximum DC output error of only 80mV with a maximum temperature drift of 0.75mV/C. The additional benefit of a very low 1/f noise corner frequency and some feedback filtering enables DC voltages and voltage fluctuations well below 100nV to be easily detected with a simple single stage amplifier.
CF 0.018F 1M +2.5V VIN 100 1M + 100 -2.5V RL VOUT
Rail-to-rail Input and Output (RRIO)
The RRIO CMOS amplifier uses parallel input PMOS and NMOS that enable the inputs to swing 100mV beyond either supply rail. The inverting and non-inverting inputs do not have back-to-back input clamp diodes and are capable of maintaining high input impedance at high differential input voltages. This is effective in eliminating output distortion caused by high slew-rate input signals. The output stage uses common source connected PMOS and NMOS devices to achieve rail-to-rail output drive capability with 17mA current limit and the capability to swing to within 20mV of either rail while driving a 10k load.
IN+ and IN- Protection
All input terminals have internal ESD protection diodes to both positive and negative supply rails, limiting the input voltage to within one diode beyond the supply rails. For applications where either input is expected to exceed the rails by 0.5V, an external series resistor must be used to ensure the input currents never exceed 20mA (see Figure 33).
VIN RIN + RL
ACL = 10kV/V
FIGURE 34. HIGH GAIN, PRECISION DC-COUPLED
VOUT
FIGURE 33. INPUT CURRENT LIMITING
11
FN6560.3 August 12, 2010
ISL28133
ISL28133 SPICE Model
Figure 35 shows the SPICE model schematic and Figure 36 shows the net list for the ISL28133 SPICE model. The model is a simplified version of the actual device and simulates important parameters such as noise, Slew Rate, Gain and Phase. The model uses typical parameters from the ISL28133. The poles and zeros in the model were determined from the actual open and closed-loop gain and phase response. This enables the model to present an accurate AC representation of the actual device. The model is configured for ambient temperature of +25C. Figures 37 through 44 show the characterization vs simulation results for the Noise Density, Frequency Response vs Close Loop Gain, Gain vs Frequency vs CL and Large Signal Step Response (4V).
12
FN6560.3 August 12, 2010
ISL28133
V16 V15
Dn2
Dn1 I2
7
R22 + + -
R21
I1
R1
R2
Vin+
En Cin1
M1
M2 Cin2 13
VinR3 R4
12
4
Voltage Noise
Input Stage
7 + G2 V4 13 R6 D2 + G4 V6 R8 C1 D4
7
VV3
12 G1 R5 V3 D1 G3 R7 C2 D3 V5
16
-
+ 4
+
4
Gain Stage
SR Limit & First Pole
7 + G5 R11 VV3 R12
L1
+ G8 R14 C3
D7
D8
+ G10
V+
R16
Vout
16 R10 E1 + + 4 G5 + R9 L2 G7 + R13 C4 G9 + D6 D5 G10 + G11 +
R15
VZero/Pole Pole Output Stage
FIGURE 35. SPICE CIRCUIT SCHEMATIC
13
FN6560.3 August 12, 2010
ISL28133
* ISL28133 Macromodel * Revision B, April 2009 * AC characteristics, Voltage Noise * Connections: +input * | -input * | | +Vsupply * | | | -Vsupply * | | | | output * | | | | | .subckt ISL28133 3 2 7 4 6 * *Voltage Noise D_DN1 102 101 DN D_DN2 104 103 DN R_R21 0 101 120k R_R22 0 103 120k E_EN 8 3 101 103 1 V_V15 102 0 0.1Vdc V_V16 104 0 0.1Vdc * *Input Stage C_Cin1 8 0 0.4p C_Cin2 2 0 2.0p R_R1 9 10 10 R_R2 10 11 10 R_R3 4 12 100 R_R4 4 13 100 M_M1 12 8 9 9 pmosisil + L=50u + W=50u M_M2 13 2 11 11 pmosisil + L=50u + W=50u I_I1 4 7 DC 92uA I_I2 7 10 DC 100uA * *Gain stage G_G1 4 VV2 13 12 0.0002 G_G2 7 VV2 13 12 0.0002 R_R5 4 VV2 1.3Meg R_R6 VV2 7 1.3Meg D_D1 4 14 DX D_D2 15 7 DX V_V3 VV2 14 0.7Vdc V_V4 15 VV2 0.7Vdc * *SR limit first pole G_G3 4 VV3 VV2 16 1 G_G4 7 VV3 VV2 16 1 R_R7 4 VV3 1meg R_R8 VV3 7 1meg C_C1 VV3 7 12u C_C2 4 VV3 12u D_D3 4 17 DX D_D4 18 7 DX V_V5 VV3 17 0.7Vdc V_V6 18 VV3 0.7Vdc * *Zero/Pole E_E1 16 4 7 4 0.5 G_G5 4 VV4 VV3 16 0.000001 G_G6 7 VV4 VV3 16 0.000001 L_L1 20 7 0.3H R_R12 20 7 2.5meg R_R11 VV4 20 1meg L_L2 4 19 0.3H R_R9 4 19 2.5meg R_R10 19 VV4 1meg *Pole G_G7 4 VV5 VV4 16 0.000001 G_G8 7 VV5 VV4 16 0.000001 C_C3 VV5 7 0.12p C_C4 4 VV5 0.12p R_R13 4 VV5 1meg R_R14 VV5 7 1meg * *Output Stage G_G9 21 4 6 VV5 0.0000125 G_G10 22 4 VV5 6 0.0000125 D_D5 4 21 DY D_D6 4 22 DY D_D7 7 21 DX D_D8 7 22 DX R_R15 4 6 8k R_R16 6 7 8k G_G11 6 4 VV5 4 -0.000125 G_G12 7 6 7 VV5 -0.000125 * .model pmosisil pmos (kp=16e-3 vto=10m) .model DN D(KF=6.4E-16 AF=1) .MODEL DX D(IS=1E-18 Rs=1) .MODEL DY D(IS=1E-15 BV=50 Rs=1) .ends ISL28133
FIGURE 36. SPICE NET LIST
14
FN6560.3 August 12, 2010
ISL28133
Characterization vs Simulation Results
INPUT NOISE VOLTAGE (nV/Hz 1000 V+ = 5V AV = 1 INPUT NOISE VOLTAGE (nV/Hz 1000 V+ = 5V AV = 1
100
100
10 0.001 0.01
0.1
1
10
100
1k
10k
100k
10 0.1
1
10
100
1k
10k
100k
FREQUENCY (Hz)
FREQUENCY (Hz)
FIGURE 37. CHARACTERIZED INPUT NOISE VOLTAGE DENSITY vs FREQUENCY
FIGURE 38. SIMULATED INPUT NOISE VOLTAGE DENSITY vs FREQUENCY
70 60 50
GAIN (dB)
AV = 1000
70
Rg = 100, Rf = 100k
AV = 1000
60 50 GAIN (dB) 40 30 20 10 0 AV = 1 AV = 10 AV = 100
Rg = 100, Rf = 100k
40 30 20 10 0
AV = 100
Rg = 1k, Rf = 100k V+ = 5V CL = 3.7pF RL = 100k VOUT = 10mVP-P
Rg = 1k, Rf = 100k Rg = 10k, Rf = 100k
AV = 10 Rg = 10k, Rf = 100k AV = 1 Rg = OPEN, Rf = 0 100
-10 10
1k 10k 100k FREQUENCY (Hz)
1M
10M
-10 10
Rg = 10M Rf = 1 100 1k 10k 100k FREQUENCY (Hz) 1M 10M
FIGURE 39. CHARACTERIZED FREQUENCY RESPONSE vs CLOSED LOOP GAIN
FIGURE 40. SIMULATED FREQUENCY RESPONSE vs CLOSED LOOP GAIN
8 NORMALIZED GAIN (dB) 6 4 2 0 -2 -4
NORMALIZED GAIN (dB)
CL = 824pF CL = 474pF CL = 224pF
8 6 4 2 0 -2 -4 -6 -8 1k
CL = 824pF CL = 474pF CL = 224pF
V+ = 5V CL = 104pF -6 RL = 100k CL = 51pF AV = +1 -8 VOUT = 10mVP-P CL = 3.7pF 1k 10k 100k FREQUENCY (Hz) 1M 10M
CL = 3.7pF 10k 100k FREQUENCY (Hz) 1M 10M
-10 100
-10 100
FIGURE 41. CHARACTERIZED GAIN vs FREQUENCY vs CL
FIGURE 42. SIMULATED GAIN vs FREQUENCY vs CL
15
FN6560.3 August 12, 2010
ISL28133
Characterization vs Simulation Results (Continued)
5.0 4.5 LARGE SIGNAL (V) 3.5 3.0 2.5 2.0 1.5 1.0 0.5 0 0 50 100 150 200 250 300 350 400 V+ = 5V RL = 100k CL = 3.7pF AV = 1 VOUT = 4VP-P LARGE SIGNAL (V) 4.0 5.0 4.5 4.0 3.5 3.0 2.5 2.0 1.5 1.0 0.5 0 0 50 100 150 200 250 300 350 400 VIN VOUT
TIME (s)
TIME (s)
FIGURE 43. CHARACTERIZED LARGE SIGNAL STEP RESPONSE (4V)
FIGURE 44. SIMULATED LARGE SIGNAL STEP RESPONSE (4V)
16
FN6560.3 August 12, 2010
ISL28133
v
Revision History
DATE 5/3/10 REVISION FN6560.3 CHANGE Title Page 1: Replaced "Zero-Drift" with "Chopper Stabilized" for title and part description On page 3: Pin Configuration: MTDFN -> uTDFN On page 7: Figure 10: Changed 0.1Hz to 0.01Hz in Figure caption On page 11: In "Functional Description"; Paragraph 1, 2nd sentence: Changed text from "...open loop gain (200dB)..." -to- "...open loop gain (174dB)..." Changed TYP for "Open Loop Gain" on page 4 from 200dB to 174dB. On page 11: In "High Gain, Precision DC-Coupled Amplifier"; Paragraph 2, 1st sentence: Changed text from "...DC output error of only 80mV with a maximum temperature drift of 0.75V/C." to "... DC output error of only 80mV with a maximum temperature drift of 0.75mV/C." Removed "Coming Soon" from ISL28133EVAL1Z in the ordering information table on pg 2. FN6560.2 Converted to new Intersil template. Removed ISL28233 and ISL28433 from data sheet, added Applications, Related Literature, Typical Application Circuit, Performance Curve, updated ordering information by removing "coming soon" on SC70 and uTDFN packages and adding Eval board listed as "coming soon". Added Block Diagram, Changed in Abs Max Rating Voltage from "5.75V" to "6.5V". Removed Tjc from Thermal Information until provided by packaging scheduled for 9-11-09. Changed Low Offset "drift" to Low Offset "TC", added Max Junction Temp 140C, added SPICE model and simulation results, removed supply current graph at +-3V, re-ordered typical performance curves, removed guard ring information from application section. Added Revision History and Products Information Page 4: Removed the RL = 100 Curve from Figures 3, 4 and 5. Page 1: Under Features, removed the word "Output" from "Low Output Noise" Initial Release to WEB
The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.
2/24/10 09/24/09
05/29/09 03/25/09
FN6560.1 FN6560.0
Products
Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to www.intersil.com/products for a complete list of Intersil product families. *For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISL28133 To report errors or suggestions for this data sheet, please go to www.intersil.com/askourstaff FITs are available from our website at http://rel.intersil.com/reports/search.php
17
FN6560.3 August 12, 2010
ISL28133 Small Outline Transistor Plastic Packages (SC70-5)
D
P5.049
VIEW C
e1
5 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE INCHES MILLIMETERS MIN 0.80 0.00 0.80 0.15 0.15 0.08 0.08 1.85 1.80 1.15 MAX 1.10 0.10 1.00 0.30 0.25 0.22 0.20 2.15 2.40 1.35 6 6 3 3 4 5 0.25 Rev. 3 7/07 NOTES SYMBOL A MIN 0.031 0.000 0.031 0.006 0.006 0.003 0.003 0.073 0.071 0.045 MAX 0.043 0.004 0.039 0.012 0.010 0.009 0.009 0.085 0.094 0.053
5 E 1 2 3
4 C L C L E1
A1 A2 b b1 c c1
C
e
C L 0.20 (0.008) M C L C
b
D E E1
A
A2
A1
SEATING PLANE -C-
e e1 L L1
0.0256 Ref 0.0512 Ref 0.010 0.018 0.017 Ref. 0.006 BSC 0o 5 0.004 0.004 0.010 8o
0.65 Ref 1.30 Ref 0.26 0.46 0.420 Ref. 0.15 BSC 0o 5 0.10 0.15 8o
0.10 (0.004) C
L2
WITH PLATING c
b b1 c1
N R R1 NOTES:
BASE METAL
1. Dimensioning and tolerances per ASME Y14.5M-1994. 2. Package conforms to EIAJ SC70 and JEDEC MO-203AA. 3. Dimensions D and E1 are exclusive of mold flash, protrusions, or gate burrs.
4X 1 R1 R GAUGE PLANE SEATING PLANE L C 4X 1 VIEW C 0.4mm L1
4. Footlength L measured at reference to gauge plane. 5. "N" is the number of terminal positions. 6. These Dimensions apply to the flat section of the lead between 0.08mm and 0.15mm from the lead tip. 7. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only.
L2
0.75mm
2.1mm
0.65mm TYPICAL RECOMMENDED LAND PATTERN
18
FN6560.3 August 12, 2010
ISL28133
Package Outline Drawing
L6.1.6x1.6
6 LEAD ULTRA THIN DUAL FLAT NO-LEAD COL PLASTIC PACKAGE (UTDFN COL) Rev 1, 11/07
2X 1.00 1.60 6 PIN 1 INDEX AREA A PIN #1 INDEX AREA 6 B 1 4X 0.50 3 5X 0 . 40 0 . 1
1X 0.5 0.1
1.60
(4X)
0.15 6
TOP VIEW BOTTOM VIEW
4 0.10 M C A B 4 0.25 +0.05 / -0.07
( 6X 0 . 25 )
SEE DETAIL "X" ( 1X 0 .70 )
0 . 55 MAX
0.10 C
C
BASE PLANE (1.4 )
SIDE VIEW
SEATING PLANE 0.08 C
( 5X 0 . 60 )
C
0 . 2 REF
0 . 00 MIN. 0 . 05 MAX. ( 4X 0 . 5 )
TYPICAL RECOMMENDED LAND PATTERN DETAIL "X"
NOTES: 1. Dimensions are in millimeters. Dimensions in ( ) for Reference Only. 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994. 3. Unless otherwise specified, tolerance : Decimal 0.05 4. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. 5. Tiebar shown (if present) is a non-functional feature. 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
19
FN6560.3 August 12, 2010
ISL28133 SOT-23 Package Family
e1 A N 6 4
MDP0038
D
SOT-23 PACKAGE FAMILY MILLIMETERS SYMBOL A A1 SOT23-5 1.45 0.10 1.14 0.40 0.14 2.90 2.80 1.60 0.95 1.90 0.45 0.60 5 SOT23-6 1.45 0.10 1.14 0.40 0.14 2.90 2.80 1.60 0.95 1.90 0.45 0.60 6 TOLERANCE MAX 0.05 0.15 0.05 0.06 Basic Basic Basic Basic Basic 0.10 Reference Reference Rev. F 2/07 NOTES:
E1 2 3
E
A2 b c
0.20 C
0.15 C D 2X 5 e B b NX 1 2 3 2X 0.20 M C A-B D
D E E1 e e1 L L1 N
0.15 C A-B 2X C D
1
3
A2 SEATING PLANE 0.10 C NX A1
1. Plastic or metal protrusions of 0.25mm maximum per side are not included. 2. Plastic interlead protrusions of 0.25mm maximum per side are not included. 3. This dimension is measured at Datum Plane "H". 4. Dimensioning and tolerancing per ASME Y14.5M-1994. 5. Index area - Pin #1 I.D. will be located within the indicated zone (SOT23-6 only).
(L1)
H
6. SOT23-5 version has no center lead (shown as a dashed line).
A
GAUGE PLANE c L 0 +3 -0
0.25
For additional products, see www.intersil.com/product_tree Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com 20
FN6560.3 August 12, 2010


▲Up To Search▲   

 
Price & Availability of ISL28133ISENS-EV1Z

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X